dc.contributor.author |
Tsague, HD
|
|
dc.contributor.author |
Twala, B
|
|
dc.date.accessioned |
2016-04-22T07:29:05Z |
|
dc.date.available |
2016-04-22T07:29:05Z |
|
dc.date.issued |
2015-10 |
|
dc.identifier.citation |
Tsague, H.D and Twala, B. 2015. Simulation and parameter optimization of polysilicon gate biaxial strained silicon MOSFETs. In: The 5th International Conference on Digital Information Processing and Communications (ICDIPC2015), 7-9 October 2015, Sierres, Switzerland |
en_US |
dc.identifier.isbn |
978-1-4673-6832-2 |
|
dc.identifier.uri |
http://ieeexplore.ieee.org/xpls/abs_all.jsp?arnumber=7323003&tag=1
|
|
dc.identifier.uri |
http://hdl.handle.net/10204/8515
|
|
dc.description |
The 5th International Conference on Digital Information Processing and Communications (ICDIPC2015), 7-9 October 2015, Sierres, Switzerland. Due to copyright restrictions, the attached PDF file only contains the abstract of the full text item. For access to the full text item, please consult the publisher's website |
en_US |
dc.description.abstract |
Although cryptography constitutes a considerable part of the overall security architecture for several use cases in embedded systems, cryptographic devices are still vulnerable to the diversity types of side channel attacks. Improvement in performance of Si-MOSFETs through conventional device scaling has become more difficult, because of several physical limitations associated with the device miniaturization. Thus, much attention has recently been paid to the mobility enhancement technology through applying strain to CMOS channels. This paper reviews the characteristics of strained-Si CMOS with an emphasis on the mechanism of mobility enhancement due to strain. The device physics for improving drive current of MOSFETs is summarized from the viewpoint of electronic states of carriers in inversion layers and, in particular, the sub-band structures. In addition, design and simulation of biaxial strained silicon NMOSFET (n-channel) is done using Silvaco’s Athena/Atlas simulator. From the results obtained, it became clear that biaxial strained silicon NMOS is one of the best alternatives to the current conventional MOSFET. |
en_US |
dc.language.iso |
en |
en_US |
dc.publisher |
IEEE |
en_US |
dc.relation.ispartofseries |
Workflow;16371 |
|
dc.subject |
Cryptographic keys |
en_US |
dc.subject |
Encryption |
en_US |
dc.subject |
Side channel |
en_US |
dc.subject |
MOSFET |
en_US |
dc.subject |
Biaxial |
en_US |
dc.subject |
Silicon |
en_US |
dc.subject |
Leakage currents |
en_US |
dc.subject |
Subthreshold voltage |
en_US |
dc.title |
Simulation and parameter optimization of polysilicon gate biaxial strained silicon MOSFETs |
en_US |
dc.type |
Conference Presentation |
en_US |
dc.identifier.apacitation |
Tsague, H., & Twala, B. (2015). Simulation and parameter optimization of polysilicon gate biaxial strained silicon MOSFETs. IEEE. http://hdl.handle.net/10204/8515 |
en_ZA |
dc.identifier.chicagocitation |
Tsague, HD, and B Twala. "Simulation and parameter optimization of polysilicon gate biaxial strained silicon MOSFETs." (2015): http://hdl.handle.net/10204/8515 |
en_ZA |
dc.identifier.vancouvercitation |
Tsague H, Twala B, Simulation and parameter optimization of polysilicon gate biaxial strained silicon MOSFETs; IEEE; 2015. http://hdl.handle.net/10204/8515 . |
en_ZA |
dc.identifier.ris |
TY - Conference Presentation
AU - Tsague, HD
AU - Twala, B
AB - Although cryptography constitutes a considerable part of the overall security architecture for several use cases in embedded systems, cryptographic devices are still vulnerable to the diversity types of side channel attacks. Improvement in performance of Si-MOSFETs through conventional device scaling has become more difficult, because of several physical limitations associated with the device miniaturization. Thus, much attention has recently been paid to the mobility enhancement technology through applying strain to CMOS channels. This paper reviews the characteristics of strained-Si CMOS with an emphasis on the mechanism of mobility enhancement due to strain. The device physics for improving drive current of MOSFETs is summarized from the viewpoint of electronic states of carriers in inversion layers and, in particular, the sub-band structures. In addition, design and simulation of biaxial strained silicon NMOSFET (n-channel) is done using Silvaco’s Athena/Atlas simulator. From the results obtained, it became clear that biaxial strained silicon NMOS is one of the best alternatives to the current conventional MOSFET.
DA - 2015-10
DB - ResearchSpace
DP - CSIR
KW - Cryptographic keys
KW - Encryption
KW - Side channel
KW - MOSFET
KW - Biaxial
KW - Silicon
KW - Leakage currents
KW - Subthreshold voltage
LK - https://researchspace.csir.co.za
PY - 2015
SM - 978-1-4673-6832-2
T1 - Simulation and parameter optimization of polysilicon gate biaxial strained silicon MOSFETs
TI - Simulation and parameter optimization of polysilicon gate biaxial strained silicon MOSFETs
UR - http://hdl.handle.net/10204/8515
ER -
|
en_ZA |